Design of a 26GHz phase-locked frequency synthesizer in 0.13um CMOS

Yueyang Chen*, Shun'an Zhong, Hua Dang

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

A 26GHz Phase-Locked Frequency Synthesizer in 0.13um CMOS process is designed. This frequency synthesizer generates quadrature outputs at 26GHz. The PLL utilizing a QVCO with tuning range from 23.75GHz to 28.25GHz can be locked from 24GHz to 28GHz. The power consumption of the circuit is 34mW with a power supply of 1.2V. The phase noise of the QVCO is -95dBc/Hz at 1MHz offset and the Q-mismatch is 1.7°. Circuits are simulated by Cadence Spectre in 0.13μm Standard CMOS Process.

Original languageEnglish
Title of host publicationProceedings - 2009 WRI International Conference on Communications and Mobile Computing, CMC 2009
Pages541-544
Number of pages4
DOIs
Publication statusPublished - 2009
Event2009 WRI International Conference on Communications and Mobile Computing, CMC 2009 - Kunming, Yunnan, China
Duration: 6 Jan 20098 Jan 2009

Publication series

NameProceedings - 2009 WRI International Conference on Communications and Mobile Computing, CMC 2009
Volume2

Conference

Conference2009 WRI International Conference on Communications and Mobile Computing, CMC 2009
Country/TerritoryChina
CityKunming, Yunnan
Period6/01/098/01/09

Keywords

  • CMOS
  • Frequency synthesizer
  • High-speed
  • Phase-locked loop

Fingerprint

Dive into the research topics of 'Design of a 26GHz phase-locked frequency synthesizer in 0.13um CMOS'. Together they form a unique fingerprint.

Cite this