An Automated Fault Injection Platform for Fault Tolerant FFT Implemented in SRAM-Based FPGA

Chuang An Mao, Yu Xie, Yizhuang Xie, He Chen, Hao Shi

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

5 Citations (Scopus)

Abstract

Soft errors caused by Single Event Upset (SEU) has become a significant threat to modern electronic systems. Aiming at reliability evaluation of fault tolerant very large scale integrated circuits implemented on SRAM-based FPGA, an automated fault injection platform via Internal Configuration Access Port (ICAP) for rapid fault injection is presented in this paper. We adopt a fault tolerant FFT processor as the Design Under Test (DUT), and a C++ application is deployed for the external fault injection control environment and automating the fault injection procedure. The proposed method can achieve quantities of repeating fault injection tests and is suitable for any fault tolerant design implemented in SRAM-Based FPGA. In this paper, we through a large number of experiments to find the critical bit which can support fault tolerant of FFT processor.

Original languageEnglish
Title of host publicationProceedings - 31st IEEE International System on Chip Conference, SOCC 2018
EditorsMircea Stan, Karan Bhatia, Helen Li, Massimo Alioto, Ramalingam Sridhar
PublisherIEEE Computer Society
Pages7-12
Number of pages6
ISBN (Electronic)9781538614907
DOIs
Publication statusPublished - 2 Jul 2018
Event31st IEEE International System on Chip Conference, SOCC 2018 - Arlington, United States
Duration: 4 Sept 20187 Sept 2018

Publication series

NameInternational System on Chip Conference
Volume2018-September
ISSN (Print)2164-1676
ISSN (Electronic)2164-1706

Conference

Conference31st IEEE International System on Chip Conference, SOCC 2018
Country/TerritoryUnited States
CityArlington
Period4/09/187/09/18

Keywords

  • Fast Fourier Transform (FFT)
  • Fault Injection
  • Fault Tolerant(FT)
  • SRAM-based FPGA
  • Single Event Upset(SEU)

Fingerprint

Dive into the research topics of 'An Automated Fault Injection Platform for Fault Tolerant FFT Implemented in SRAM-Based FPGA'. Together they form a unique fingerprint.

Cite this