@inproceedings{814239f62ace444ebec4bac5ee045f01,
title = "A Second-Order Purely VCO-Based CT ΔΣ ADC Using a Modified DPLL in 40-nm CMOS",
abstract = " This paper presents a power-efficient purely VCO-based 2 nd -order CT ΔΣ ADC featuring a modified DPLL structure. It combines a VCO with an SRO-based TDC, which enables 2 nd -order noise shaping without any OTA. The nonlinearity of the front-end VCO is mitigated by putting it inside a closed loop. A multi-PFD scheme reduces the VCO center frequency and power. The proposed architecture also realizes an intrinsic tri-level DWA. A prototype ADC in 40-nm CMOS process achieves a Schreier FoM of 170.3 dB with a DR of 72.7 dB over 5.2-MHz BW, while consuming 0.91 mW under 1.1-V supply.",
author = "Yi Zhong and Shaolan Li and Arindam Sanyal and Xiyuan Tang and Linxiao Shen and Siliang Wu and Nan Sun",
note = "Publisher Copyright: {\textcopyright} 2018 IEEE.; 2018 IEEE Asian Solid-State Circuits Conference, A-SSCC 2018 ; Conference date: 05-11-2018 Through 07-11-2018",
year = "2018",
month = dec,
day = "14",
doi = "10.1109/ASSCC.2018.8579255",
language = "English",
series = "2018 IEEE Asian Solid-State Circuits Conference, A-SSCC 2018 - Proceedings",
publisher = "Institute of Electrical and Electronics Engineers Inc.",
pages = "93--94",
booktitle = "2018 IEEE Asian Solid-State Circuits Conference, A-SSCC 2018 - Proceedings",
address = "United States",
}