A high performance FFT processor based on conflict-free memory access

Long Pang, Xin Qi, Yue Dong Luo, Yi Zhuang Xie*

*Corresponding author for this work

Research output: Contribution to conferencePaperpeer-review

2 Citations (Scopus)

Abstract

A new design method of FFT processor is proposed based on conflict-free memory access to satisfy the requirements for both high data throughout rate and low logic resource utilization. Aiming to realize a 1024/256 point compatible FFT processor with radix-4, decimation in time algorithm and block floating point arithmetic, four separate memory blocks are used to achieve conflict-free parallel data input and output for butterfly computation unit. Compared with some existing FFT processors, the design and verification results indicate that the proposed FFT processor has better real-time performance, low structure complexity and logic resource occupation.

Original languageEnglish
Publication statusPublished - 2015
EventIET International Radar Conference 2015 - Hangzhou, China
Duration: 14 Oct 201516 Oct 2015

Conference

ConferenceIET International Radar Conference 2015
Country/TerritoryChina
CityHangzhou
Period14/10/1516/10/15

Keywords

  • Conflict-free access
  • Digital pulse compression (DPC)
  • Fast fourier transform (FFT)
  • Field programmable gate array (FPGA)
  • Radar signal processing

Fingerprint

Dive into the research topics of 'A high performance FFT processor based on conflict-free memory access'. Together they form a unique fingerprint.

Cite this