@inproceedings{ccf3a87fe4364f858145ef52cbc8d403,
title = "A 4×25-Gb/s Serializer with Integrated CDR and 3-Tap FFE Driver for NIC Optical Interconnects",
abstract = "This paper presents a four-channel voltage-mode serializer in 40-nm CMOS for network interface card (NIC) optical interconnects. Each channel is designed by a quarter-rate clock and data recovery (CDR) with digital loop filter, which recovers the data received by analog front-end circuits. A source-series-terminated (SST) driver employs three groups of slices in parallel to achieve multi-tap configurable equalization. A shared phase-locked loop is integrated to provide a 25-GHz global clock for all the channels. The serializer works from 1-V supply with 163 mW power when the CDR is enabled, and consumes 36.2 mW in the pseudo-random bit sequence (PRBS) testing mode. The post-layout simulation results show clean output eye diagrams at 25-Gb/s datarate. The differential output swing reaches 1.07 Vppd and the jitter is less than 2.5 ps.",
keywords = "clock and data recovery (CDR), driver, equalization, serializer, source-series-terminated (SST)",
author = "Ming Zhong and Qingwen Wang and Yong Chen and Jian Liu and Liyuan Liu and Xinghua Wang and Xiaoming Xiong and Nan Qi",
note = "Publisher Copyright: {\textcopyright} 2021 IEEE.; 2021 IEEE International Conference on Integrated Circuits, Technologies and Applications, ICTA 2021 ; Conference date: 24-11-2021 Through 26-11-2021",
year = "2021",
doi = "10.1109/ICTA53157.2021.9661798",
language = "English",
series = "2021 IEEE International Conference on Integrated Circuits, Technologies and Applications, ICTA 2021",
publisher = "Institute of Electrical and Electronics Engineers Inc.",
pages = "255--256",
booktitle = "2021 IEEE International Conference on Integrated Circuits, Technologies and Applications, ICTA 2021",
address = "United States",
}