Low complexity SEU mitigation technique for SRAM-based FPGAs

Run Zhen Jiang, Yong Qing Wang*, Zhi Qiang Feng, Xiu Li Yu

*此作品的通讯作者

科研成果: 期刊稿件文章同行评审

摘要

An internal single event upset (SEU) mitigation technique is proposed, which reads back the configuration frames from the static random access memory (SRAM)-based field programmable gate array (FPGA) through an internal port and compares them with those stored in the radiation-hardened memory to detect and correct SEUs. Triple modular redundancy (TMR), which triplicates the circuit of the technique and uses majority voters to isolate any single upset within it, is used to enhance the reliability. Performance analysis shows that the proposed technique can satisfy the requirement of ordinary aerospace missions with less power dissipation, size and weight. The fault injection experiment validates that the proposed technique is capable of correcting most errors to protect space-borne facilities from SEUs.

源语言英语
页(从-至)403-412
页数10
期刊Journal of Beijing Institute of Technology (English Edition)
25
3
DOI
出版状态已出版 - 1 9月 2016

指纹

探究 'Low complexity SEU mitigation technique for SRAM-based FPGAs' 的科研主题。它们共同构成独一无二的指纹。

引用此