跳到主要导航 跳到搜索 跳到主要内容

Design and optimization on reconfigurable butterfly core for a real-time FFT processor

  • Zhizhe Liu
  • , Shunan Zhong
  • , Yueyang Chen*
  • , Weinan Chu
  • *此作品的通讯作者

科研成果: 书/报告/会议事项章节会议稿件同行评审

摘要

Runtime reconfigurable FFT processors on scale of data frame samples are being concerned and designed A novel solution based on the reusable butterfly core is proposed for achievement of reconfigurable FFT processors. An alternative mixed fabric in radix-4 and radix-2 is applied to the proposed butterfly core. Parallel in-place memory access rule is proposed to fulfill the range of data frame sample scale, from 1024 to 16, with the recursive architecture of the single butterfly core. Implementation of the proposed FFT processor is under the technology of SMIC 0.18μm CMOS, which gets to 3 ns on critical path and 2 mm2 of a core area by reason of the optimization solution on data paths with 4-2 compressor clusters, instead of regular adders, and on data A, which is the data without rotation in the dragonfly core, with preprocessing.

源语言英语
主期刊名ASICON 2009 - Proceedings, 2009 8th IEEE International Conference on ASIC
847-850
页数4
DOI
出版状态已出版 - 2009
活动2009 8th IEEE International Conference on ASIC, ASICON 2009 - Changsha, 中国
期限: 20 10月 200923 10月 2009

出版系列

姓名ASICON 2009 - Proceedings 2009 8th IEEE International Conference on ASIC

会议

会议2009 8th IEEE International Conference on ASIC, ASICON 2009
国家/地区中国
Changsha
时期20/10/0923/10/09

指纹

探究 'Design and optimization on reconfigurable butterfly core for a real-time FFT processor' 的科研主题。它们共同构成独一无二的指纹。

引用此