Synchronization design in multi-channel DRFM module

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

In many applications involving multiple DRFM processing channels like radar jamming source design, corresponding digital processing arithmetic may require the different channels can operating in a synchronous mode exactly, including both the ADC sampling and the DAC converting. This paper puts focus on this problem during one DRFM module's design and implementation. Taking the designed DRFM module as example, the paper attempts corresponding methods for synchronization realization. For two ADCs channels, a serial of resetting and timing controlling operations are employed. For two DACs channels, resetting the DAC's clock source and an additional XOR operation are used. Performance evaluating results show the effective of the methods proposed.

Original languageEnglish
Title of host publicationFuture Intelligent Information Systems
Pages173-181
Number of pages9
EditionVOL. 1
DOIs
Publication statusPublished - 2011
Event2010 International Conference on Electrical and Electronics Engineering, ICEEE 2010 - Wuhan, China
Duration: 4 Dec 20105 Dec 2010

Publication series

NameLecture Notes in Electrical Engineering
NumberVOL. 1
Volume86 LNEE
ISSN (Print)1876-1100
ISSN (Electronic)1876-1119

Conference

Conference2010 International Conference on Electrical and Electronics Engineering, ICEEE 2010
Country/TerritoryChina
CityWuhan
Period4/12/105/12/10

Keywords

  • DRFM
  • MLP
  • clock distribution
  • synchronization

Fingerprint

Dive into the research topics of 'Synchronization design in multi-channel DRFM module'. Together they form a unique fingerprint.

Cite this