RTL module design of data-RAM for floating-point digital signal processor

Zheng Wei Hu*, Shun An Zhong, He Chen

*Corresponding author for this work

Research output: Contribution to journalArticlepeer-review

Abstract

A register translation level (RTL) module design method of Data-RAM for double precision float-point digital signal processor is proposed. Structure and accessing principles of Data-RAM are studied. By using top down method and VHDL, RTL module is designed and the correctness of function confirmed. This RTL module supports access in three addresses independently. The access modes include byte, half word, word and double word. Two 64 bit data can be read and one 32 bit data can be written or read in one clock cycle, if accesses do not conflict. The design of Data-RAM on gates level and physical level can be directed by this RTL module.

Original languageEnglish
Pages (from-to)68-72
Number of pages5
JournalBeijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology
Volume27
Issue number1
Publication statusPublished - Jan 2007

Keywords

  • Data-RAM
  • Digital signal processor
  • Register translation level module

Fingerprint

Dive into the research topics of 'RTL module design of data-RAM for floating-point digital signal processor'. Together they form a unique fingerprint.

Cite this