Optimal design of the serial data receiving path

Li Xu*, Ling Juan Miao, Jun Shen

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

Abstract

Using the Finite State Machines (FSMs) as the core control unit, a serial data receiving scheme based on FPGA is proposed in this paper. The scheme adopts FPGA instead of dedicated chips in digital system to implement asynchronous serial data receiving, and then, to identify and check the data packet in accordance with a certain format. The FSMs described following the coding guidelines of Hardware Description Language (HDL) are introduced to control each module. The design simplifies the circuits, reduces volume, increases data reliability, and more over, processes the data packet by hardware which lightens the processor's calculation load, thus improving digital system's performance. Simulation and practical testing are carried out at last. The results show that the data receiving is accurate and reliable which validates the validity of the design.

Original languageEnglish
Title of host publicationProceedings of the 30th Chinese Control Conference, CCC 2011
Pages4469-4474
Number of pages6
Publication statusPublished - 2011
Event30th Chinese Control Conference, CCC 2011 - Yantai, China
Duration: 22 Jul 201124 Jul 2011

Publication series

NameProceedings of the 30th Chinese Control Conference, CCC 2011

Conference

Conference30th Chinese Control Conference, CCC 2011
Country/TerritoryChina
CityYantai
Period22/07/1124/07/11

Keywords

  • Data Packet
  • FPGA
  • FSM
  • Serial Data Receiving

Fingerprint

Dive into the research topics of 'Optimal design of the serial data receiving path'. Together they form a unique fingerprint.

Cite this