Abstract
To support the real-time and low latency memory accesses of embedded applications, a kind of CMP memory architecture is proposed. The sharable multi-channel scratch pad memory is designed and implemented to be multi-access cross memory. The shared multi-channel scratch pad memory (SPM) space is automatically distributed to concurrent applications according to the size. Both of the above design schemes aim on improving the utilization of the shared SPM space. The experimental results indicate that no matter what to compare with shared Cache architecture or to compare with the state-of-the-art, HSMC-SPM is a kind of low-power and performance-efficient CMP memory architecture.
Original language | English |
---|---|
Pages (from-to) | 1390-1398 |
Number of pages | 9 |
Journal | Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics |
Volume | 22 |
Issue number | 8 |
DOIs | |
Publication status | Published - Aug 2010 |
Keywords
- Embedded MPSoC
- Multi-channel scratch pad memory
- Shared scratch pad memory architecture