Dynamic reconfigurable storage and pretreatment system of SAR signal processing using Nios II architecture

Bian Mingming*, Liu Feng, Xie Yizhuang

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

1 Citation (Scopus)

Abstract

Because of synthetic aperture radar (SAR) is a powerful remote sensing technique, there has been growing interest in using SAR to obtain high resolution image. Modern high- performance SAR requires advanced and sophisticated signal processing technique to get high-quality image products. Meanwhile, the semiconductor technologies are updated day after day, programmability and flexibility are the trend of current electronic system, and it leads to the advent of system-on-chip (SOC). The Nios II, a soft-core processor integrated in Altera FPGA chip, is characterized by its flexibility and programmability. In this paper, a dynamic reconfigurable storage and pretreatment system of SAR signal processing is designed and realized based on the Nios II soft-core processor. The proposed architecture takes advantage of the embedded CPU to control all the peripherals, highly increased the efficiency of the design.

Original languageEnglish
Title of host publicationIET International Radar Conference 2009
Edition551 CP
DOIs
Publication statusPublished - 2009
EventIET International Radar Conference 2009 - Guilin, China
Duration: 20 Apr 200922 Apr 2009

Publication series

NameIET Conference Publications
Number551 CP

Conference

ConferenceIET International Radar Conference 2009
Country/TerritoryChina
CityGuilin
Period20/04/0922/04/09

Keywords

  • Dynamic reconfigure
  • Nios II soft-core processor
  • SAR signal processing
  • SOPC
  • Sdram controller

Fingerprint

Dive into the research topics of 'Dynamic reconfigurable storage and pretreatment system of SAR signal processing using Nios II architecture'. Together they form a unique fingerprint.

Cite this