Design of digital phase locked sensor loop for paralleled inverters

Baoshan Huang*, Wei Xu, Xinfeng Zou, Shihua Yuan

*Corresponding author for this work

Research output: Contribution to journalArticlepeer-review

Abstract

This paper focused on the principle of phase-locked loop (PLL), the modeling and parameter design were also introduced in detail. The traditional PLL which influenced on phase demodulation errors of inverters with no control interconnection were studied further. Meanwhile, this paper designed a digital phase-locked sensor loop (DPLL) based on DSP using the concept of digital phase-locking. The tracking of phase and frequency in paralleled inverter can be realized effectively and rapidly by using DPLL, and also the parallel operation of inverters with no interconnection is solved. Moreover, the simulation data of this method keep consistent with the phase, frequency and amplitude. At last, the efficiency of research work mentioned above has been shown by experiments and simulations.

Original languageEnglish
Pages (from-to)2131-2133
Number of pages3
JournalSensor Letters
Volume11
Issue number11
DOIs
Publication statusPublished - Nov 2013

Keywords

  • Digital control
  • Digital signal processing
  • Inverter
  • Phase-locked sensor loop

Fingerprint

Dive into the research topics of 'Design of digital phase locked sensor loop for paralleled inverters'. Together they form a unique fingerprint.

Cite this