Adaptive human detection approach using FPGA-based parallel architecture in reconfigurable hardware

Yibin Li, Keke Gai, Meikang Qiu*, Wenyun Dai, Meiqin Liu

*Corresponding author for this work

Research output: Contribution to journalArticlepeer-review

7 Citations (Scopus)

Abstract

Currently, the rapid increment of human detections has been changing people's daily life, However, the implementation is still facing the challenges caused by the restrictions of power and hardware. The computation process results in a heavy workload even though prior researches had made efforts to reduce the complexity. We focus on this issue and propose a new approach that employs the binarization-based optimization algorithm to simplify the computation processes. Our approach is designed to minimize the necessary calculations and memory space. Moreover, we have developed the field-programmable gate array-based parallel architecture to apply partial dynamic reconfiguration, which enables the remote configurations for the number of processing units. An experimental evaluation is completed in order to examine our proposed approach. According to our experimental results, the detection precision can reach a miss rate less than 1.97% and a false positive rate of 1%. The energy cost is also reduced up to 36% comparing with the prior methods.

Original languageEnglish
Article numbere3923
JournalConcurrency Computation Practice and Experience
Volume29
Issue number14
DOIs
Publication statusPublished - 25 Jul 2017
Externally publishedYes

Keywords

  • binarization
  • field-programmable gate array
  • histogram of oriented gradients
  • human detections

Fingerprint

Dive into the research topics of 'Adaptive human detection approach using FPGA-based parallel architecture in reconfigurable hardware'. Together they form a unique fingerprint.

Cite this