基于LVDS的高速数据回读系统设计

Translated title of the contribution: Design of High-Speed Data Readback System Based on LVDS

Dong Xue, Jie Li, De Biao Zhang, Han Wang

Research output: Contribution to journalArticlepeer-review

1 Citation (Scopus)

Abstract

The pulse width of the measured parameter signal of a certain type of projectile body is very narrow in the process of launching and flying, the off-line acquisition system used high sampling rate analog to digital converter (ADC) at design time, there were problems that solid-state memory (Flash) finally stored too much data, the existing readback system speed was too slow, the readback time was too long, and the range experiment cound not continue. Based on the above issues, a high-speed read-back system was designed. The system used field programmable gate array (FPGA) as the main control module, and used the internal resources of FPGA to build a low-voltage differential signal (LVDS) interface for data readback. Used visual studio to compile the host computer, complete the interaction of instructions and data, and realize the timely readback of data. Experimented verifies that the readback rate can reach 100 MB/s without error or frame loss.

Translated title of the contributionDesign of High-Speed Data Readback System Based on LVDS
Original languageChinese (Traditional)
Pages (from-to)135-139
Number of pages5
JournalZhongbei Daxue Xuebao (Ziran Kexue Ban)/Journal of North University of China (Natural Science Edition)
Volume42
Issue number2
DOIs
Publication statusPublished - Apr 2021
Externally publishedYes

Fingerprint

Dive into the research topics of 'Design of High-Speed Data Readback System Based on LVDS'. Together they form a unique fingerprint.

Cite this